## Lab 2. ModelSim VHDL 1of 4 Decoder

1 of 4 Decoder with active low outputs. See the truth table below, but don't create the gates directly, instead use two (nested) IF statements to design the decoder. Decoder enable (i\_EN) is active low. If i\_EN is high, then all 4 outputs are high, i.e., turned off, because the Y outputs are active low). You should use std\_logic for the i\_EN pin and for select pins i\_B and i\_A (pin i\_B is the MSB). Use a 2-bit std\_logic\_vector for internal signal w\_BA consisting of i\_B & i\_A (concatenated). Use a 4 bit std\_logic\_vector o\_Y for your output pins. Write a testbench that tests all 4 combinations of the w\_BA select lines with i\_EN low (enabled), then test all 4 combinations of the select lines with i\_EN high (disabled).

## **DECODERS**

Another common MSI circuit is the <u>decoder</u> (also called a <u>demultiplexer</u>). A decoder is an arrangement of gates that allows a single enable or data input to be sent to several destinations. A decoder circuit along with its MSI symbol is shown in Fig. 3-18. This is a two-line to four-line decoder (also called a one out of four). Two select inputs A and B determine which of four outputs  $Y_0$  through  $Y_3$  will be connected to the enable or data input.



Figure 3-18 Decoder.

- For credit for this assignment, use the NANDland naming style and the coding style in my powerpoints: Submit:
  - Your decoder.vhd and decoder tb files.
  - The ModelSim waveform from the testbench.
     (You can save an image of the waveform using Windows to SNIP a screenshot of the image).

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity decoder is
  port (
    i_EN : in std_logic;
       i_A : in std_logic;
       i_B : in std_logic;
    o_Y : out std_logic_vector(3 downto 0)
  );
end decoder;
architecture Behavioral of decoder is
Signal w_BA : std_logic_vector(1 downto 0);
w^{B}A \le i_B \& i_A;
process(w_BA, i_EN)
begin
       if i_EN = '1' then o_Y \le "1111";
              if w_BA = "00" then o_Y \le "1110";
              elsif w BA = "01" then o Y \leq= "1101";
              elsif w BA = "10" then o Y \leq "1011";
              elsif w_BA = "11" then o_Y <= "0111";
       end if;
end if;
end process;
end Behavioral;
```

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity tb decoder is
end entity tb decoder;
architecture behaviour of tb decoder is
 -- Use Unit Under Test (UUT)
 component decoder
  port (
   i EN: in std logic;
   i A: in std logic;
   i B: in std logic;
   o Y : out std logic vector(3 downto 0)
  );
 end component;
 -- Signals for input and output
 signal test i EN: std logic := '0';
 signal test_i_A : std_logic := '0';
 signal test i B : std logic := '0';
 signal test_o_Y : std_logic_vector(3 downto 0);
begin
 -- Instantiate the decoder
 uut: decoder
  port map (
   i EN => test i EN,
   i_A => test_i_A,
   i B \Rightarrow test i B,
   o Y => test o Y
 -- Stimulus process
 process
 begin
  -- Test with Enable = 1 (Output should be "1111" regardless of inputs)
  test i EN <= '1';
  test i A \leq= '0';
  test i B <= '0';
  wait for 50 ns;
  test i A <= '1';
  wait for 50 ns;
```

```
test_i_B <= '1';
  wait for 50 ns;
  test i A \leq= '0';
  wait for 50 ns;
  -- Test with Enable = 0 (Decoder active)
  test_i_EN \le '0';
  -- Apply all 4 combinations of i_A and i_B
  test i A \leq 0';
  test i B \le 0';
  wait for 50 ns;
  test i A <= '0';
  test i B <= '1';
  wait for 50 ns;
  test i A <= '1';
  test_i_B <= '0';
  wait for 50 ns;
  test i A <= '1';
  test i B <= '1';
  wait for 50 ns;
  -- End simulation
  assert false
  report "End of simulation."
  severity failure;
 end process;
end behaviour;
```